A 14.8 ps jitter low-power dual band all digital PLL with reconfigurable DCO and time-interlined multiplexers

Title
A 14.8 ps jitter low-power dual band all digital PLL with reconfigurable DCO and time-interlined multiplexers
Authors
Keywords
Dual-band all digital phase locked loop, Dual-band digitally controlled oscillator, Phase and frequency detector (PFD), Jitter, Low power
Journal
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING
Volume 82, Issue 2, Pages 381-392
Publisher
Springer Nature
Online
2015-01-10
DOI
10.1007/s10470-014-0480-0

Ask authors/readers for more resources

Reprint

Contact the author

Add your recorded webinar

Do you already have a recorded webinar? Grow your audience and get more views by easily listing your recording on Peeref.

Upload Now

Become a Peeref-certified reviewer

The Peeref Institute provides free reviewer training that teaches the core competencies of the academic peer review process.

Get Started