4.6 Article

Hole-Induced Threshold voltage Shift Under Reverse-Bias Stress in E-Mode GaN MIS-FET

Journal

IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume 65, Issue 9, Pages 3831-3838

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TED.2018.2856998

Keywords

Enhancement mode (E-mode); hole barrier; MIS-FET; reverse-bias stress; V-TH stability

Funding

  1. Shenzhen Science and Technology Innovation Commission [JCYJ20160229205511222]
  2. Ministry of Science and Technology of the People's Republic of China [2017YFB0403002]

Ask authors/readers for more resources

Under reverse-bias stress (i.e., OFF-state stress with V-GS < V-TH) with high drain voltage, ultraviolet (UV) illumination and larger negative gate bias are found to accelerate the positive shift in threshold voltage (V-TH) of enhancement-mode GaN MIS-FETs with fully recessed gate. These results suggest a hole-induced degradation mechanism. In the absence of UV illumination, holes could be generated by impact ionization in the high electric-field region, which is initiated by electrons injected from the source through the buffer layer. With a larger negative gate bias, more holes will flow to the gate side and pass through the silicon nitride (SiNx) gate dielectric, as SiNx does not present any energy barrier to holes. The enhanced hole transport through the dielectric under large negative gate bias could accelerate new defects generation and therefore result in the larger positive threshold voltage shifts.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.6
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available