4.7 Article

Spin-Transfer Torque MRAMs for Low Power Memories: Perspective and Prospective

Journal

IEEE SENSORS JOURNAL
Volume 12, Issue 4, Pages 756-766

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/JSEN.2011.2124453

Keywords

Low power; memory; MTJ; parametric process variations; scaling; spin-transfer torque

Funding

  1. Nano Research Initiative
  2. Qualcomm
  3. Intel
  4. National Science Foundation

Ask authors/readers for more resources

Electron-spin based data storage for on-chip memories has the potential for ultrahigh density, low power consumption, very high endurance, and reasonably low read/write latency. In this article, we analyze the energy-performance characteristics of a state-of-the-art spin-transfer-torque based magnetic random access memories (STT-MRAM) bit-cell in the presence of parametric process variations. In order to realize ultra low power under process variations, we propose device, bit-cell and architecture level design techniques. Such design methods at various levels of design abstraction has been found to achieve substantially enhanced robustness, density, reliability and low power as compared to their charge-based counterparts for future embedded applications.

Authors

I am an author on this paper
Click your name to claim this paper and add it to your profile.

Reviews

Primary Rating

4.7
Not enough ratings

Secondary Ratings

Novelty
-
Significance
-
Scientific rigor
-
Rate this paper

Recommended

No Data Available
No Data Available