4.6 Article

Graphene-ferroelectric hybrid devices for multi-valued memory system

期刊

APPLIED PHYSICS LETTERS
卷 103, 期 2, 页码 -

出版社

AMER INST PHYSICS
DOI: 10.1063/1.4813264

关键词

-

资金

  1. SWAN-NRI program of Semiconductor Research Corporation (SRC)

向作者/读者索取更多资源

We demonstrate and explain the operation of a multi-level nonvolatile memory system using dual-gated single-layer graphene field-effect transistor with a polymer ferroelectric as top-gate dielectric and a linear bottom-gate dielectric. The multiple memory states are represented by various levels of graphene channel resistance obtained by changing the doping type and the number of p-n junctions in graphene. This is achieved by controlling the polarity of the domains in the ferroelectric thin film using a biased metal-coated atomic force microscope tip. We show a five level memory with the resistance change between the lowest and highest state greater than 200%. (C) 2013 AIP Publishing LLC.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.6
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据