4.4 Article

Efficient FPGA architecture of optimized Haar wavelet transform for image and video processing applications

期刊

出版社

SPRINGER
DOI: 10.1007/s11045-020-00759-4

关键词

FPGA Implementations; Image/Video Processing; Modified Carry Correction; Optimized Controller; Optimized Haar Wavelet Transform; Optimized Kogge-Stone Adder/Subtractor

向作者/读者索取更多资源

This paper proposes an efficient hardware architecture for optimized Haar wavelet transform, utilizing optimized adder/subtractor, controller, and other modules to improve computational efficiency and data accuracy. The architecture outperforms existing ones in terms of both hardware utilization and data precision, as demonstrated by comparison results.
Discrete Wavelet Transform (DWT) is widely used in digital image and video processing due to its various advantages over other similar transform techniques. In this paper, efficient hardware architecture of Optimized Haar Wavelet Transform is proposed which is modeled using Optimized Kogge-Stone Adder/Subtractor, Optimized Controller, Buffer, Shifter and D_FF blocks. The existing Kogge-Stone Adder architecture is optimized by using Modified Carry Correction block which uses parallel architecture to reduce the computational delay. Similarly, the Controller block is optimized by using Clock Dividers and Reset Counter interdependently. To preserve the accuracy of the processed data, suitable size of intermediate bits in fractional format with the help of Q-notation is considered. The comparison results show that the proposed architecture performs better than existing ones concerning both hardware utilization and data accuracy.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.4
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据