4.4 Article

Stress analysis of ultra-thin silicon chip-on-foil electronic assembly under bending

期刊

出版社

IOP Publishing Ltd
DOI: 10.1088/0268-1242/29/9/095007

关键词

flexible electronics; ultra-thin chip; strained silicon; piezoresistivity; Raman spectroscopy

资金

  1. Institute for Microelectronics Stuttgart (IMS CHIPS) for chips fabrication and Landesstiftung Baden-Wurttemberg

向作者/读者索取更多资源

In this paper we investigate the bending-induced uniaxial stress at the top of ultra-thin (thickness <= 20 mu m) single-crystal silicon (Si) chips adhesively attached with the aid of an epoxy glue to soft polymeric substrate through combined theoretical and experimental methods. Stress is first determined analytically and numerically using dedicated models. The theoretical results are validated experimentally through piezoresistive measurements performed on complementary metal-oxide-semiconductor (CMOS) transistors built on specially designed chips, and through micro-Raman spectroscopy investigation. Stress analysis of strained ultra-thin chips with CMOS circuitry is crucial, not only for the accurate evaluation of the piezoresistive behavior of the built-in devices and circuits, but also for reliability and deformability analysis. The results reveal an uneven bending-induced stress distribution at the top of the Si-chip that decreases from the central area towards the chip's edges along the bending direction, and increases towards the other edges. Near these edges, stress can reach very high values, facilitating the emergence of cracks causing ultimate chip failure.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.4
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据