4.4 Article

Low Power Magnetic Full-Adder Based on Spin Transfer Torque MRAM

期刊

IEEE TRANSACTIONS ON MAGNETICS
卷 49, 期 9, 页码 4982-4987

出版社

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
DOI: 10.1109/TMAG.2013.2245911

关键词

Complementary cells; full-adder; low-power design; resistive switching memories

资金

  1. French research agencies through project ANR-DIPMEM
  2. French research agencies through project CNRS-PEPS-NVCPU
  3. French research agencies through project ANR-MARS

向作者/读者索取更多资源

Power issues have become a major problem of CMOS logic circuits as technology node shrinks below 90 nm. In order to overcome this limitation, emerging logic-in-memory architecture based on nonvolatile memories (NVMs) are being investigated. Spin transfer torque (STT) magnetic random access memory (MRAM) is considered one of the most promising NVMs thanks to its high speed, low power, good endurance, and 3-D back-end integration. This paper presents a novel magnetic full-adder (MFA) design based on perpendicular magnetic anisotropy (PMA) STT-MRAM. It provides advantageous power efficiency and die area compared with conventional CMOS-only full adder (FA). Transient simulations have been performed to validate this design by using an industrial CMOS 40 nm design kit and an accurate STT-MRAM compact model including physical models and experimental measurements.

作者

我是这篇论文的作者
点击您的名字以认领此论文并将其添加到您的个人资料中。

评论

主要评分

4.4
评分不足

次要评分

新颖性
-
重要性
-
科学严谨性
-
评价这篇论文

推荐

暂无数据
暂无数据